# High-Class Audio Multi-function Digital Filter ### **OVERVIEW** The SM5842AP/APT is a multi-function digital filter IC, fabricated using NPC's Molybdenum-gate CMOS process, for digital audio reproduction equipment. It features 8-times oversampling (interpolation), independent left and right-channel digital deemphasis, and soft muting functions. It accepts 16, 18, 20 or 24-bit input data, and outputs data in 18, 20, 22 or 24-bit format. It operates using either a 384fs or 256fs system clock at sampling frequencies up to 48kHz + 10% (384fs SM5842AP, 384/256fs SM5842APT). ### **FEATURES** #### **Functions** - L/R 2-channel processing - 8-times oversampling (interpolation) - $\leq \pm 0.00002$ dB passband ripple - ≥ 117dB stopband attenuation - Digital deemphasis - 32/44.1/48kHz sampling frequency (fs) - 2-channel independent ON/OFF control - Soft muting - 2-channel independent ON/OFF control - Input data format - 2s complement, MSB first - LR alternating, 16/18/20/24-bit serial, trailing data - LR alternating, 24-bit serial, leading data - LR simultaneous, 24-bit serial, leading data - Output data format - 2s complement, MSB first, LR simultaneous - 18/20/22/24-bit serial - BCKO burst (NPC format) - Dither round-up processing - ON (dither rounding)/OFF (normal rounding) control - 25-bit internal data length - Jitter-free function for correct operation in the presence of jitter between the system clock and LRCI clock - ON (jitter-free mode)/OFF (sync mode) control - 256fs/384fs system clock selectable - 384fs - 21.2MHz maximum frequency (at maximum fs = 55.2kHz) - 256fs - 13MHz maximum frequency (at maximum fs = 50.7kHz, SM5842AP) - 14.2MHz maximum frequency (at maximum fs = 55.2kHz, SM5842APT) - Crystal oscillator circuit built-in - TTL-compatible input/outputs - $5.0 \pm 0.25$ V supply - Molybdenum-gate CMOS process - Package: 28-pin plastic DIP ### **Filter Configuration** - Linear phase 3-stage FIR interpolation filter - 169-tap 1st stage (fs to 2fs) - 29-tap 2nd stage (2fs to 4fs) - 17-tap 3rd stage (4fs to 8fs) - Deemphasis filter - IIR filter configuration for accurate gain and phase characteristics - 26 × 24-bit parallel multiplier/32-bit accumulator for high precision - Overflow limiter built-in ### **APPLICATIONS** - CD players - DAT players - PCM systems #### ORDERING INFORMATION | Device | Package | |-----------|-------------| | SM5842AP | 28-pin DIP | | SM5842APT | 20-piii Dir | (Unit: mm) # **PINOUT** ### **PACKAGE DIMENSIONS** (Top view) # **BLOCK DIAGRAM** # SM5842AP/APT # **PIN DESCRIPTION** | Number | Name | I/O <sup>1</sup> | | Description | | | | | | | | |--------|----------|------------------|----------------|---------------------------------------------------------------------------------|-----------|--------------------------------------|-------------|----------------|--------------|--------------|--| | 1 | DI/INF2N | lp | Data input wl | Data input when INF1N is LOW, and input format select pin 2 when INF1N is HIGH. | | | | | | | | | 2 | BCKI | lp | Input bit cloc | <u> </u> | | | | | | | | | 3 | CKSLN | lp | Oscillator and | Oscillator and system clock select input. 384fs when HIGH, and 256fs when LOW. | | | | | | | | | | | | Input format | Input format select pin 1. INF1N and INF2N select the pin functions below. | | | | | | | | | | | | INF1N | DI/INF2N | | Input format | | Pin f | unction sele | ection | | | | | | | Dijiiti Zit | | | | DI/INF2N | IW1N/DIL | IW2N/DIR | | | 4 | INF1N | lp | LOW | LOW | IR | LR alternating, trailing data | | DI | IW1N | IW2N | | | | | | LOW | HIGH | ] | anomanny, traini | ig data | D1 | "" | IVVEN | | | | | | HIGH | LOW | LR | alternating, leadi | ng data | INF2N | DIL | DIR | | | | | | HIGH | HIGH | LR si | multaneous, lead | ding data | 1141 214 | DIL | Dirt | | | | | | Input bit leng | | | INF1N is LOW, a | and left-ch | annel data in | put when INF | 1N is HIGH. | | | | | | INF | 1N | I | W2N/DIL | IW | 1N/DIR | Input b | it length | | | | | | | | | LOW | | LOW | 24 | bits | | | 5 | IW1N/DIL | lp | LO | ١٨, | | LOW | | HIGH | 20 | bits | | | | | | | ** | | HIGH | | LOW | 18 bits | | | | | | | | | | HIGH | 1 | HIGH | GH 16 bits | | | | | | | HIG | HIGH × × | | × | | 24 | bits | | | | 6 | XTI | I | Oscillator inp | ut connection | n | | | | | | | | 7 | XTO | 0 | Oscillator out | tput connecti | on | | | | | | | | 8 | VSS | - | Ground | | | | | | | | | | 9 | СКО | 0 | Oscillator out | tput clock. Sa | ame free | quency as XTI. | | | | | | | 10 | IW2N/DIR | lp | | | | INF2N is LOW, a<br>data length as sh | | | | F2N is HIGH. | | | | | | Output length | n select bits. | | | | | | | | | 11 | OW1N | lp | | OW2N | | OW | /1N | | Output bit I | ength | | | | | | | LOW | | LC | W | | 24 bits | 3 | | | | | | | LOW | | HIC | GH | | 22 bits | 3 | | | 12 | OW2N | lp | | HIGH | | LC | W | | 20 bits | <b>3</b> | | | | | | | HIGH | | HIC | GH | | 18 bits | 3 | | | 13 | SYNCN | lp | Sync mode s | elect pin. No | rmal sy | nc mode when L | OW, and j | itter-free mod | e when HIGH | ł. | | | 14 | RSTN | lp | System reset | t. Reset oper | ation wl | nen LOW, and no | ormal oper | ation when H | IIGH. | | | | 15 | DEMPR | lp | Right-channe | el deemphasi | is contro | ol signal. OFF wh | en LOW, | and ON wher | HIGH. | | | | 16 | DEMPR | lp | Left-channel | deemphasis | control | signal. OFF whe | n LOW, aı | nd ON when I | HIGH. | | | | | | | Deemphasis | filter select in | nputs | | | | | | | | 17 | FSEL1 | lp | | FSEL1 | | FSI | L2 | Sa | mpling frequ | iency (fs) | | | | | | | LOW LOW 44.1 | | LOW | | 44.1kH | Z | | | | | | | | LOW | | HIC | GH | | 48kHz | | | | 18 | FSEL2 | lp | | HIGH | | LC | W | | Invalid set | ting | | | | | | | HIGH | | HIC | GH | | 32kHz | : | | | | 1 | 1 | 1 | | | | | | | | | # SM5842AP/APT | Number | Name | I/O <sup>1</sup> | Description | |--------|-------|------------------|--------------------------------------------------------------------------| | 19 | MUTER | lp | Right-channel mute signal. Muting when HIGH, and normal output when LOW. | | 20 | MUTEL | lp | Left-channel mute signal. Muting when HIGH, and normal output when LOW. | | 21 | DITHN | lp | Dither processing control. ON when LOW, and OFF when HIGH. | | 22 | VDD | - | 5V supply | | 23 | DOR | 0 | Right-channel data output | | 24 | DOL | 0 | Left-channel data output | | 25 | WCKO | 0 | Output word clock | | 26 | ВСКО | 0 | Output bit clock | | 27 | DG | 0 | Deglitched output | | 28 | LRCI | lp | Input data sample rate (fs) clock | <sup>1.</sup> I = input, Ip = Input with pull-up resistor, O = output ### **SPECIFICATIONS** # **Absolute Maximum Ratings** $$V_{SS} = 0V$$ | Parameter | Symbol | Rating | Unit | |---------------------------|------------------|-------------------------------|------| | Supply voltage range | V <sub>DD</sub> | -0.3 to 7.0 | V | | Input voltage range | V <sub>IN</sub> | -0.3 to V <sub>DD</sub> + 0.3 | V | | Storage temperature range | T <sub>stg</sub> | -40 to 125 | °C | | Power dissipation | P <sub>D</sub> | 550 | mW | # **Recommended Operating Conditions** $$V_{SS} = 0V$$ | Parameter | Symbol | Condition Rating | | Unit | |-----------------------------|------------------------|------------------|--------------|------| | Supply voltage range | V <sub>DD</sub> | | 4.75 to 5.25 | V | | Operating temperature range | ting tomporature range | | -20 to 80 | °C | | Operating temperature range | opr | SM5842APT | -20 to 70 | | ### **DC Electrical Characteristics** $$V_{\mathrm{DD}}$$ = 4.75 to 5.25V, $V_{\mathrm{SS}}$ = 0V, Ta = -20 to 80°C | Parameter | Cumbal | Condition | | Rating | | | | |----------------------------------------|------------------|--------------------------|-----------------------|--------|--------------------|------|--| | raidilletei | Symbol | Symbol | | typ | max | Unit | | | Current consumption | I <sub>DD</sub> | $V_{DD} = 5.0V^{1}$ | _ | 60 | 80 | mA | | | XTI HIGH-level input voltage | V <sub>IH1</sub> | | 0.7V <sub>DD</sub> | - | - | V | | | XTI LOW-level input voltage | V <sub>IL1</sub> | | _ | - | 0.3V <sub>DD</sub> | V | | | HIGH-level input voltage <sup>2</sup> | V <sub>IH2</sub> | | 2.4 | - | - | V | | | LOW-level input voltage <sup>2</sup> | V <sub>IL2</sub> | | - | - | 0.5 | V | | | HIGH-level output voltage <sup>3</sup> | V <sub>OH1</sub> | I <sub>OH</sub> = -0.4mA | 2.5 | - | - | V | | | LOW-level output voltage <sup>3</sup> | V <sub>OL1</sub> | I <sub>OL</sub> = 1.6mA | _ | - | 0.4 | V | | | XTO HIGH-level output voltage | V <sub>OH2</sub> | I <sub>OH</sub> = -1.0mA | V <sub>DD</sub> - 0.5 | - | - | V | | | XTO LOW-level output voltage | V <sub>OL2</sub> | I <sub>OL</sub> = 1.0mA | _ | - | 0.4 | V | | | XTI HIGH-level input current | I <sub>LH</sub> | $V_{IN} = V_{DD}$ | _ | 10 | 20 | μΑ | | | XTI LOW-level input current | I <sub>LL1</sub> | V <sub>IN</sub> = 0V | _ | 10 | 20 | μΑ | | | LOW-level input current <sup>2</sup> | I <sub>LL2</sub> | V <sub>IN</sub> = 0V | - | 10 | 20 | μΑ | | | Input leakage current <sup>2</sup> | I <sub>IH</sub> | $V_{IN} = V_{DD}$ | - | - | 1.0 | μΑ | | <sup>1.</sup> $f_{SYS}$ = 256fs = 14.2MHz (CKSLN = LOW), no output load 2. Pins DI/INF2N, BCKI, CKSLN, INF1N, IW1N/DIL, IW2N/DIR, OW1N, OW2N, SYNCN, RSTN, DEMPR, DEMPL, FSEL1, FSEL2, MUTER, MUTEL, DITHN, LRCI <sup>3.</sup> Pins CKO, DOL, DOR, BCKO, WCKO, DG ### **AC Electrical Characteristics** # Input Clock (XTI: SM5842AP) ### **Crystal oscillator** fs = 384fs (CKSLN = HIGH): $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 80°C | Parameter | Symbol | Rating | | | Unit | |----------------------|--------|--------|-----|------|------| | Parameter | Symbol | min | typ | max | Unit | | Oscillator frequency | fosc | 2.0 | - | 21.2 | MHz | fs = 256fs (CKSLN = LOW): $$V_{DD}$$ = 4.75 to 5.25V, $V_{SS}$ = 0V, $Ta$ = -20 to 80°C | Parameter | Symbol | | Unit | | | |----------------------|--------|-----|------|------|-----| | Parameter | Symbol | min | typ | max | | | Oscillator frequency | fosc | 1.0 | - | 13.0 | MHz | ### **External clock input** fs = 384fs (CKSLN = HIGH): $$V_{DD}$$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 80°C | Parameter | Symbol | | Rating | Unit | | |-----------------------------|------------------|-----|--------|------|-------| | | Symbol | min | typ | max | Jilli | | Clock HIGH-level pulsewidth | t <sub>CWH</sub> | 20 | - | 250 | ns | | Clock LOW-level pulsewidth | tcwL | 20 | - | 250 | ns | | Clock pulse cycle time | t <sub>XI</sub> | 47 | - | 500 | ns | fs = 256fs (CKSLN = LOW): $$V_{DD}$$ = 4.75 to 5.25V, $V_{SS}$ = 0V, $Ta$ = -20 to 80°C | Parameter | Symbol | | Unit | | | |-----------------------------|------------------|-----|------|------|-------| | | Symbol | min | typ | max | Offic | | Clock HIGH-level pulsewidth | t <sub>CWH</sub> | 35 | - | 500 | ns | | Clock LOW-level pulsewidth | t <sub>CWL</sub> | 35 | - | 500 | ns | | Clock pulse cycle time | t <sub>XI</sub> | 76 | - | 1000 | ns | # Input Clock (XTI: SM5842APT) ### **Crystal oscillator** fs = 384fs (CKSLN = HIGH): $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 70°C | Parameter | Symbol | Rating | | | Unit | |----------------------|--------|--------|-----|------|---------| | Parameter | Symbol | min | typ | max | ) UIIII | | Oscillator frequency | fosc | 2.0 | - | 21.2 | MHz | fs = 256fs (CKSLN = LOW): $$V_{DD}$$ = 4.75 to 5.25V, $V_{SS}$ = 0V, $Ta$ = -20 to 70°C | Parameter | Symbol | | Rating | Unit | | |----------------------|--------|-----|--------|------|------| | Parameter | Symbol | min | typ | max | Unit | | Oscillator frequency | fosc | 1.0 | - | 14.2 | MHz | ### **External clock input** fs = 384fs (CKSLN = HIGH): $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 70°C | Parameter | Symbol | | Unit | | | |-----------------------------|------------------|-----|------|-----|-------| | Faranteter | Symbol | min | typ | max | Oilit | | Clock HIGH-level pulsewidth | t <sub>CWH</sub> | 20 | - | 250 | ns | | Clock LOW-level pulsewidth | tcwL | 20 | - | 250 | ns | | Clock pulse cycle time | t <sub>XI</sub> | 47 | - | 500 | ns | fs = 256fs (CKSLN = LOW): $$V_{DD}$$ = 4.75 to 5.25V, $V_{SS}$ = 0V, $Ta$ = -20 to 70°C | Parameter | Symbol | | Unit | | | |-----------------------------|------------------|-----|------|------|------| | Farameter | Symbol | min | typ | max | Oill | | Clock HIGH-level pulsewidth | t <sub>CWH</sub> | 30 | - | 500 | ns | | Clock LOW-level pulsewidth | t <sub>CWL</sub> | 30 | - | 500 | ns | | Clock pulse cycle time | t <sub>XI</sub> | 70 | - | 1000 | ns | # Serial input timing (BCKI, DI, DIL, DIR, LRCI) SM5842AP: $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 80°C SM5842APT: $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 70°C | Parameter | Sumbol | | Rating | | Unit | |-------------------------------------|-------------------|-----|--------|-----|-------| | raiametei | Symbol | min | typ | max | Oilit | | BCKI HIGH-level pulsewidth | t <sub>BCWH</sub> | 50 | - | - | ns | | BCKI LOW-level pulsewidth | t <sub>BCWL</sub> | 50 | - | - | ns | | BCKI pulse cycle | t <sub>BCY</sub> | 100 | - | - | ns | | DIN setup time | t <sub>DS</sub> | 50 | - | - | ns | | DIN hold time | t <sub>DH</sub> | 50 | - | - | ns | | Last BCKI rising edge to LRCI edge | t <sub>BL</sub> | 50 | - | - | ns | | LRCI edge to first BCKI rising edge | t <sub>LB</sub> | 50 | - | - | ns | # **Reset timing (RSTN)** SM5842AP: $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 80°C SM5842APT: $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 70°C | Parameter Symbol | | Condition | Rating | | | Unit | |----------------------------------|------------------|--------------------|--------|-----|-----|-------| | raiailietei | Symbol | Condition | min | typ | max | Oilit | | RST LOW-level reset pulsewidth | | At power-ON | 1 | - | - | μs | | no i Low-level leset pulsewidtii | <sup>T</sup> RST | At all other times | 50 | _ | - | ns | # **Output timing** SM5842AP: $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 80°C, $C_L$ = 15pF SM5842APT: $V_{DD}$ = 4.75 to 5.25V, $V_{SS}$ = 0V, Ta = -20 to 70°C, $C_L$ = 15pF | Parameter | Cumbal | Condition | | Rating | | Unit | |------------------------------------|------------------|--------------------------|-----|--------|-----|------| | Parameter | Symbol | Condition | min | typ | max | Unit | | XTI to XTO delay | t <sub>XTO</sub> | XTI fall to XTO rise | 3 | - | 15 | ns | | XTI to CKO delay | t <sub>CKO</sub> | XTI fall to CKO fall | 10 | - | 35 | ns | | VTI to DOVO dolov (OVCI N. LIICLI) | t <sub>sbH</sub> | XTI fall to BCKO rise | 20 | - | 65 | | | XTI to BCKO delay (CKSLN = HIGH) | t <sub>sbL</sub> | XTI fall to BCKO fall | 20 | - | 65 | ns | | VTI - DOMO III (OMOINI I OMO | t <sub>sbH</sub> | XTI fall to BCKO rise | 20 | - | 65 | | | XTI to BCKO delay (CKSLN = LOW) | t <sub>sbL</sub> | XTI fall to BCKO fall | 20 | - | 65 | ns | | DCKO to DOL. DOD. WOKO dolov | t <sub>bdH</sub> | BCKO fall to output rise | -5 | - | 10 | | | BCKO to DOL, DOR, WCKO delay | t <sub>bdL</sub> | BCKO fall to output fall | -5 | - | 10 | ns | | OVO to DOL. DOD. WOVO. DO datas | t <sub>cdH</sub> | CKO fall to output rise | 12 | - | 45 | | | CKO to DOL, DOR, WCKO, DG delay | t <sub>cdL</sub> | CKO fall to output fall | 12 | - | 45 | ns | | VTO to DOL. DOD. WOKO DO dolor. | t <sub>xdH</sub> | XTO rise to output rise | 15 | - | 50 | | | XTO to DOL, DOR, WCKO, DG delay | t <sub>xdL</sub> | XTO rise to output fall | 15 | - | 50 | ns | ### **Filter Characteristics** # 8-times interpolation filter | Parameter | Rating | |----------------------|----------------------| | Passband | 0 to 0.4535fs | | Stopband | 0.5465fs to 7.4535fs | | Passband ripple | ≤ ±0.00002dB | | Stopband attenuation | ≥ 117dB | | Group delay | Fixed | # 8fs filter response with deemphasis OFF # 8fs filter passband response with deemphasis OFF # 8fs filter transition response with deemphasis OFF # **Deemphasis filter** | Parameter | | Sampling frequency (fs) | | | | |-------------------------------------------------|----------|-------------------------|-----------|-----------|--| | | | 32kHz | 44.1kHz | 48kHz | | | Passband bandwidth [kHz] | | 0 to 14.5 | 0 to 20.0 | 0 to 21.7 | | | Deviation from ideal characteristic Attenuation | | ≤ ±0.001dB | | | | | Deviation noin luedi Characteristic | Phase, θ | 0 to 1.5° | | | | # Passband response with deemphasis ON (logarithmic frequency axis) #### **FUNCTIONAL DESCRIPTION** The basic arithmetic block is shown in figure 1, and the function of each block is described in the following sections. Figure 1. Arithmetic block diagram ### 8-times Oversampling (Interpolation) The interpolation arithmetic block is comprised of 3 cascaded, 2-times FIR interpolation filters, as shown in figure 1. The input signal is sampled at rate fs, and then 8-times oversampling data is output. Sampling noise in the 0.5465fs to 7.4535fs stopband is removed by the interpolation filter. ### **Digital Deemphasis** The digital deemphasis filter has the same construction as analog filters. It is implemented as an IIR filter to faithfully reproduce the gain and phase characteristics of standard analog deemphasis filters. The three sets of filter coefficients for the three fs = 32.0/44.1/48.0kHz sampling frequencies are selected by FSEL1 and FSEL2 when the sampling frequency is specified, as shown in table 1. Independent deemphasis for the left and right channel is controlled independently by DEMPL and DEMPR, respectively. Digital deemphasis is ON when DEMPL/DEMPR is HIGH, and OFF when DEMPL/DEMPR is LOW. Table 1. Sampling frequency select | FSEL1 | FSEL2 | Sampling frequency (fs) | |-------|-------|-------------------------| | LOW | LOW | 44.1kHz | | LOW | HIGH | 48kHz | | HIGH | LOW | Invalid setting | | HIGH | HIGH | 32kHz | # **Soft Muting** Muting of the left and right channel is controlled independently by MUTEL and MUTER, respectively. Muting is ON when MUTEL/MUTER is HIGH, muting is OFF when MUTEL/MUTER is LOW. When MUTEL/MUTER goes HIGH, the attenuation changes smoothly from 0 to $-\infty$ dB in 512/fs, or approximately 11.6ms when fs = 44.1kHz. When MUTEL/MUTER goes LOW, muting is released and the attenuation changes smoothly from $-\infty$ to 0dB, again taking approximately 11.6ms. When RSTN goes LOW, the DOL and DOR outputs go LOW, immediately muting the output signal. Muting is released and timing is synchronized when RSTN goes HIGH. # System Clock (XTI, XTO, CKO, CKSLN) Two system clock frequencies, 384fs and 256fs, can be used. An external clock source can be input on XTI, or a crystal oscillator can be constructed by connecting a crystal between XTI and XTO. The system clock is also buffered and then output on CKO. The system clock frequency selection and the internal clock frequency are shown in table 2. Table 2. System clock frequency select | Parameter | CKS | CKSLN | | | |------------------------------------------------------------------|-------------------|-----------------|--|--| | raiailletei | HIGH | LOW | | | | XTI input clock frequency (f <sub>XI</sub> = 1/t <sub>XI</sub> ) | 384fs | 256fs | | | | CKO clock frequency | 384fs | 256fs | | | | Internal clock frequency (t <sub>SYS</sub> ) | $2 \times t_{XI}$ | t <sub>XI</sub> | | | Figure 2. Clock generator circuit ### Audio Data Input (INF1N, INF2N, IW1N, IW2N, DI, DIL, DIR, BCKI, LRCI) The input data format and several input pin functions are selected by the state of INF1N and INF2N as shown in table 3. Table 3. Pin function select | INF1N | DI/INF2N | Input format | Pi | in function selection | on | |-------|-----------|---------------------------------------------|----------|-----------------------|----------| | INFIN | DI/INFZIN | input iorniat | DI/INF2N | IW1N/DIL | IW2N/DIR | | LOW | LOW | LR alternating <sup>1</sup> , trailing data | DI | IW1N | IW2N | | LOW | HIGH | th alternating, trailing data | וט | IVVIIN | IVVZIN | | HIGH | LOW | LR alternating, leading data | INF2N | DIL | DIR | | HIGH | HIGH | LR simultaneous <sup>2</sup> , leading data | IINFZIN | DIL | ) DIK | <sup>1.</sup> Alternating left-channel and right-channel data input on a single input DI. The input data word length is selected by the state of IW1N and IW2N when INF1N is LOW. 24-bit is selected when INF1N is HIGH. Table 4. Input word length | INF1N | IW2N/DIL | IW1N/DIR | Input word length | |-------|----------|----------|-------------------| | | LOW | LOW | 24 bits | | LOW | LOW | HIGH | 22 bits | | LOW | HIGH | LOW | 18 bits | | | HIGH | HIGH | 16 bits | | HIGH | × | × | 24 bits | ### **Jitter-free Function (SYNCN)** The arithmetic circuit and output control timing is derived from the system clock, and is therefore independent of the input LRCI and BCKI clocks. Accordingly, any jitter in the data input clock (LRCI and BCKI) does not cause jitter in the output. Generally, the internal timing is synchronized to the LRCI input timing after a system reset release, when RSTN goes from LOW to HIGH, on the first LRCI clock start edge. If the input timing and LRCI start edge timing subsequently drift, the input timing is automatically resynchronized when the timing error exceeds a certain value. There are 2 timing error values at which resynchronization occurs, selected by the state of SYNCN. #### **Jitter-free mode (SYNCN = HIGH)** When SYNCN is HIGH, the timing error value is $\pm 3/8 \times$ (LRCI clock period). When the difference between the input timing and LRCI start edge position do not exceed this value, internal timing is not resynchronized and all functions continue to operate normally. ### Sync mode (SYNCN = LOW) When SYNCN is LOW, the timing error value is $\pm 1 \times$ (system clock period), which is a much smaller timing error tolerance than in jitter-free mode. In this mode, the internal timing is guaranteed to follow the LRCI clock timing within this tolerance, making this mode useful for systems constructed from a multiple number of SM5842AP/APT devices. Note that resynchronization affects the internal operation and can generate a momentary click noise output. <sup>2.</sup> Simultaneous left-channel and right-channel data input on two inputs, DIL and DIR, respectively. # Audio Data Output (DOL, DOR, BCKO, WCKO, OW20N) The output data is in serial, simultaneous left and right-channel, 2s complement, MSB first, BCKO burst (NPC format) format. The output data word length is selected by the state of OW1N and OW2N as shown in table 5. Table 5. Output word length select | OW1N | OW2N | Output word length | |------|------|--------------------| | LOW | LOW | 24 bits | | LOW | HIGH | 22 bits | | HIGH | LOW | 20 bits | | HIGH | HIGH | 18 bits | 8fs serial data is output in sync with the falling edge of the internal system clock and BCKO clock. The output timing is determined by CKSLN and the output word length. When CKSLN is LOW, the output timing is the same for different output word lengths. Only the number of BCKO bit clock pulses word changes depending on the output word length selected. When CKSLN is HIGH, however, the output timing for 24-bit output mode starts 1 bit earlier than for 18/20/22-bit output mode. Table 6. Output timing | Parameter | Symbol | CKSLN = HIGH | CKSLN = LOW | |------------------|-----------------|--------------------|--------------------| | Bit clock rate | t <sub>B</sub> | 1/192fs | 1/256fs | | Data word length | t <sub>DW</sub> | 24t <sub>SYS</sub> | 32t <sub>SYS</sub> | ### **System Reset (RSTN)** Under normal operating conditions, the SM5842AP/APT does not need to be reset. However, it can be reset when you want to synchronize the LRCI clock and internal operation timing in jitter-free mode. The system is reset by applying a LOW-level pulse on RSTN. The arithmetic and output timing counters are reset on the first LRCI start edge after reset is released, as long as the XTI clock has already stabilized. The LRCI start edge is determined by the state of INF1N and INF2N. When INF1N is LOW or when both INF1N and INF2N are HIGH, the start edge is the rising edge. When INF1N is HIGH and INF2N is LOW, the start edge is the falling edge. When RSTN is LOW, the DOL and DOR outputs are LOW, muting the output signal to an attenuation level of $-\infty$ The power-ON reset pulse can be applied by a microcontroller or, for systems where XTI and LRCI are stable at power-ON, by connecting a capacitor of about 300pF between RSTN and VSS. For systems that do not use a microcontroller, the capacitor must be chosen such that the XTI and LRCI clocks fully stabilize before RSTN goes from LOW to HIGH. Figure 3. System reset timing and output muting ### **TIMING DIAGRAMS** # Input Timing Examples (DIN, BCKI, LRCI) Figure 4. LR alternating, trailing data, 16-bit input Figure 5. LR alternating, leading data, 24-bit input Data following LSB is ignored. Requires minimum 24 BCKI clock pulses. Figure 6. LR simultaneous, leading data, 20-bit input # **Output Timing Examples (DOL, DOR, BCKO, WCKO, DG)** The number of output bits is determined by the output bit length selected. Figure 7. 18/20/22-bit output (CKSLN = HIGH) The number of output bits is determined by the output bit length selected. Figure 8. 24-bit output (CKSLN = HIGH) The number of output bits is determined by the output bit length selected. Figure 9. 24-bit output (CKSLN = LOW) # **Data Input to Output Delay Timing** This is the digital filter arithmetic computation time from the completion of data input at rate fs $(t_{INPUT})$ on the rising edge of LRCI to the start of data output at rate 8fs $(t_{OUTPUT})$ on the falling edge of WCKO. Table 7. Output delay | CKSLN | SYNCN | Mode | t <sub>OUTPUT</sub> — t <sub>INPUT</sub> | |--------------|-------|-------------------------|------------------------------------------| | LOW (256fs) | LOW | After reset + sync mode | 48.625/fs | | | HIGH | Jitter-free mode | 48.25/fs – 49.0/fs | | HIGH (384fs) | LOW | After reset + sync mode | 48.75/fs | | | HIGH | Jitter-free mode | 48.375/fs - 49.125/fs | Figure 10. Delay timing 1 Figure 11. Delay timing 2 ### **APPLICATION CIRCUITS** # **Input Interface Circuits** # CD decoder (CXD2500Q) connection # Digital audio interface receiver (YM3623B) connection # **Output Interface Circuits** # 20-bit input $\Sigma\Delta$ DAC (SM5864AP) connection 1 ### 384fs #### 512fs ### 20-bit input $\Sigma\Delta$ DAC (SM5864AP) connection 2 ### L/R-channel independent complementary PWM output # 20-bit input R-2R DAC (PCM63P) connection ### L/R-channel independent Please pay your attention to the following points at time of using the products shown in this document. The products shown in this document (hereinafter "Products") are not intended to be used for the apparatus that exerts harmful influence on human lives due to the defects, failure or malfunction of the Products. Customers are requested to obtain prior written agreement for such use from SEIKO NPC CORPORATION (hereinafter "NPC"). Customers shall be solely responsible for, and indemnify and hold NPC free and harmless from, any and all claims, damages, losses, expenses or lawsuits, due to such use without such agreement. NPC reserves the right to change the specifications of the Products in order to improve the characteristic or reliability thereof. NPC makes no claim or warranty that the contents described in this document dose not infringe any intellectual property right or other similar right owned by third parties. Therefore, NPC shall not be responsible for such problems, even if the use is in accordance with the descriptions provided in this document. Any descriptions including applications, circuits, and the parameters of the Products in this document are for reference to use the Products, and shall not be guaranteed free from defect, inapplicability to the design for the mass-production products without further testing or modification. Customers are requested not to export or re-export, directly or indirectly, the Products to any country or any entity not in compliance with or in violation of the national export administration laws, treaties, orders and regulations. Customers are requested appropriately take steps to obtain required permissions or approvals from appropriate government agencies. #### SEIKO NPC CORPORATION 15-6, Nihombashi-kabutocho, Chuo-ku, Tokyo 103-0026, Japan Telephone: +81-3-6667-6601 Facsimile: +81-3-6667-6611 http://www.npc.co.jp/ Email: sales@npc.co.jp NC9714BE 2006.04